![Freescale Semiconductor MC9S12ZVM series Скачать руководство пользователя страница 521](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602521.webp)
Chapter 14 Pulse Width Modulator with Fault Protection (PMF15B6CV3)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
521
14.3.2.34 PMF Disable Mapping Registers (PMFDMP0-5)
Address: Module Base + 0x0038 PMFDMP0
Module Base + 0x0039 PMFDMP1
Module Base + 0x003A PMFDMP2
Module Base + 0x003B PMFDMP3
Module Base + 0x003C PMFDMP4
Module Base + 0x003D PMFDMP5
Access: User read/write
(1)
1. Read: Anytime
Write: This register cannot be modified after the WP bit is set.
7
6
5
4
3
2
1
0
R
DMPn5
DMPn4
DMPn3
DMPn2
DMPn1
DMPn0
W
Reset
0
0
0
0
0
0
0
0
Figure 14-39. PMF Disable Mapping Register (PMFDMP0-5)
Table 14-36. PMFDMP0-5 Field Descriptions
Field
Description
7-6
DMPn5
PWM Disable Mapping Channel n FAULT5 — This bit selects for PWMn whether the output is disabled or
forced to OUTFn at a FAULT5 event. Disabling PWMn has priority over forcing PWMn to OUTFn. This register
cannot be modified after the WP bit is set.
00 PWMn unaffected by FAULT5 event (interrupt flag setting only)
01 PWMn unaffected by FAULT5 event (interrupt flag setting only)
10 PWMn disabled on FAULT5 event
11 PWMn forced to OUTFn on FAULT5 event
n is 0, 1, 2, 3, 4 and 5.
5-4
DMPn4
PWM Disable Mapping Channel n FAULT4 — This bit selects for PWMn whether the output is disabled or
forced to OUTFn at a FAULT4 event. Disabling PWMn has priority over forcing PWMn to OUTFn. This register
cannot be modified after the WP bit is set.
00 PWMn unaffected by FAULT4 event (interrupt flag setting only)
01 PWMn unaffected by FAULT4 event (interrupt flag setting only)
10 PWMn disabled on FAULT4 event
11 PWMn forced to OUTFn on FAULT4 event
n is 0, 1, 2, 3, 4 and 5.
3-0
DMPn
PWM Disable Mapping Channel n FAULT3-0 — This bit selects for PWMn if the output is disabled at a FAULT3-
0 event. Disabling PWMn has priority over forcing PWMn to OUTFn. This bit cannot be modified after the WP bit
is set.
FAULT3-0 have priority over FAULT5-4.
0 PWMn unaffected by FAULT3-0 event
1 PWMn disabled on FAULT3-0 event
n is 0, 1, 2, 3, 4 and 5.
Содержание MC9S12ZVM series
Страница 116: ...Chapter 2 Port Integration Module S12ZVMPIMV1 MC9S12ZVM Family Reference Manual Rev 1 3 116 Freescale Semiconductor ...
Страница 242: ...Chapter 7 ECC Generation Module SRAM_ECCV1 MC9S12ZVM Family Reference Manual Rev 1 3 242 Freescale Semiconductor ...
Страница 384: ...Chapter 10 Supply Voltage Sensor BATSV3 MC9S12ZVM Family Reference Manual Rev 1 3 384 Freescale Semiconductor ...
Страница 484: ...Chapter 13 Programmable Trigger Unit PTUV2 MC9S12ZVM Family Reference Manual Rev 1 3 484 Freescale Semiconductor ...
Страница 662: ...Chapter 17 Gate Drive Unit GDUV4 MC9S12ZVM Family Reference Manual Rev 1 3 662 Freescale Semiconductor ...
Страница 684: ...Chapter 18 LIN Physical Layer S12LINPHYV2 MC9S12ZVM Family Reference Manual Rev 1 3 684 Freescale Semiconductor ...
Страница 740: ...Chapter 19 128 KB Flash Module S12ZFTMRZ128K512V2 MC9S12ZVM Family Reference Manual Rev 1 3 740 Freescale Semiconductor ...
Страница 756: ...Appendix A MCU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 756 Freescale Semiconductor ...
Страница 772: ...Appendix D LINPHY Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 772 Freescale Semiconductor ...
Страница 776: ...Appendix E GDU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 776 Freescale Semiconductor ...
Страница 788: ...Appendix I MSCAN Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 788 Freescale Semiconductor ...
Страница 790: ...Appendix J Package Information MC9S12ZVM Family Reference Manual Rev 1 3 790 Freescale Semiconductor ...