![Freescale Semiconductor MC9S12ZVM series Скачать руководство пользователя страница 354](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602354.webp)
Chapter 9 Analog-to-Digital Converter (ADC12B_LBA_V1)
MC9S12ZVM Family Reference Manual Rev. 1.3
354
Freescale Semiconductor
9.5.3.2.2
Introduction of the two Command Sequence Lists (CSLs)
The two Command Sequence Lists (CSLs) can be referred to via the Command Base Pointer Register plus
the Command and Result Offset Registers plus the Command Index Register (ADCCBP,
ADCCROFF_0/1, ADCCIDX).
The final address for conversion command loading is calculated by the sum of these registers (e.g.:
ADCADCCIDX or ADCADCCIDX).
Bit CSL_BMOD selects if the CSL is used in double buffer or single buffer mode. In double buffer mode,
the CSL can be swapped by flow control bits LDOK and RSTA. For detailed information about when and
how the CSL is swapped, please refer to
Section 9.5.3.2.5, “The four ADC conversion flow control bits
-
description of Restart Event + CSL Swap,
Section 9.8.7.1, “Initial Start of a Command Sequence List
and
Which list is actively used for ADC command loading is indicated by bit CSL_SEL. The register to define
the CSL start addresses (ADCCBP) can be set to any even location of the system RAM or NVM area. It
is the user’s responsibility to make sure that the different ADC lists do not overlap or exceed the system
RAM or the NVM area, respectively. The error flag IA_EIF will be set for accesses to ranges outside
system RAM area and cause an error interrupt if enabled.
Figure 9-31. Command Sequence List Schema in Double Buffer Mode
Memory Map
0x00_0000
Register Space
RAM or NVM Space
RAM or NVM start address
RAM or NVM end address
CSL_0 (active)
(ADCCROFF_0)
CSL_1 (alternative)
(ADCCROFF_1)
(ADC
(ADC
Scenario with: CSL_SEL = 1’b0
Memory Map
0x00_0000
Register Space
RAM or NVM Space
RAM / NVM start address
RAM or NVM end address
CSL_1 (active)
(ADCCROFF_0)
CSL_0 (alternative)
(ADCCROFF_1)
(ADC
(ADC
Scenario with: CSL_SEL = 1’b1
ADCCIDX(max))
ADCCIDX(max))
ADCCIDX(max))
ADCCIDX(max))
Note: Address register names in () are not absolute addresses instead they are a sample offset or sample index
Содержание MC9S12ZVM series
Страница 116: ...Chapter 2 Port Integration Module S12ZVMPIMV1 MC9S12ZVM Family Reference Manual Rev 1 3 116 Freescale Semiconductor ...
Страница 242: ...Chapter 7 ECC Generation Module SRAM_ECCV1 MC9S12ZVM Family Reference Manual Rev 1 3 242 Freescale Semiconductor ...
Страница 384: ...Chapter 10 Supply Voltage Sensor BATSV3 MC9S12ZVM Family Reference Manual Rev 1 3 384 Freescale Semiconductor ...
Страница 484: ...Chapter 13 Programmable Trigger Unit PTUV2 MC9S12ZVM Family Reference Manual Rev 1 3 484 Freescale Semiconductor ...
Страница 662: ...Chapter 17 Gate Drive Unit GDUV4 MC9S12ZVM Family Reference Manual Rev 1 3 662 Freescale Semiconductor ...
Страница 684: ...Chapter 18 LIN Physical Layer S12LINPHYV2 MC9S12ZVM Family Reference Manual Rev 1 3 684 Freescale Semiconductor ...
Страница 740: ...Chapter 19 128 KB Flash Module S12ZFTMRZ128K512V2 MC9S12ZVM Family Reference Manual Rev 1 3 740 Freescale Semiconductor ...
Страница 756: ...Appendix A MCU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 756 Freescale Semiconductor ...
Страница 772: ...Appendix D LINPHY Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 772 Freescale Semiconductor ...
Страница 776: ...Appendix E GDU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 776 Freescale Semiconductor ...
Страница 788: ...Appendix I MSCAN Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 788 Freescale Semiconductor ...
Страница 790: ...Appendix J Package Information MC9S12ZVM Family Reference Manual Rev 1 3 790 Freescale Semiconductor ...