I-94
EPSON
S1C6S3N2 TECHNICAL HARDWARE
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Interrupt and HALT)
Table 4.13.4(b) Interrupt control bits (2)
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Address
Comment
Register
D3
D2
D1
D0
Name
SR
*1
1
0
078H
079H
CSDC
ETI2
ETI8
ETI32
TI2
TI8
TI32
R
R/W
CSDC
ETI2
ETI8
ETI32
0
0
0
0
Dynamic
Enable
Enable
Enable
ALL OFF
Mask
Mask
Mask
Interrupt mask register
(clock timer 2 Hz)
Interrupt mask register
(clock timer 8 Hz)
Interrupt mask register
(clock timer 32 Hz)
0
TI2
TI8
TI32
–
0
0
0
*2
Yes
Yes
Yes
No
No
No
Unused
Interrupt factor flag
(clock timer 2 Hz)
Interrupt factor flag
(clock timer 8 Hz)
Interrupt factor flag
(clock timer 32 Hz)
0
07AH
IK1
IK0
SWIT1
SWIT0
R
0
0
0
0
Yes
Yes
Yes
Yes
No
No
No
No
Interrupt factor flag
(K10)
Interrupt factor flag
(K00–K03)
Interrupt factor flag
(stopwatch 1 Hz)
Interrupt factor flag
(stopwatch 10 Hz)
IK1
IK0
SWIT1
SWIT0
*4
*4
*4
*4
*4
*4
*4
LCD drive switch
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......