S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-57
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (LCD Driver)
Data
D3
D2
D1
D0
06AH
d
c
b
a
06BH
p
g
f
e
06CH
d'
c'
b'
a'
06DH
p'
g'
f
'
e'
Common 0 Common 1 Common 2
SEG10
6A, D0
6B, D1
6B, D0
(a)
(f)
(e)
SEG11
6A, D1
6B, D2
6A, D3
(b)
(g)
(d)
SEG12
6D, D1
6A, D2
6B, D3
(f
'
)
(c)
(p)
Pin address allocation
Example of LCD panel
↑
Address
→
Segment data memory allocation
(1) Segment allocation
As shown in Figure 4.1.2, segment data of the S1C6S3N2
Series is decided depending on display data written to the
segment data memory (write-only) at address 40H–6FH or
C0H–EFH.
➀
The mask option enables the segment data memory to
be allocated entirely to either 40H–6FH or C0H–EFH.
➁
The address and bits of the segment data memory can
be made to correspond to the segment pins (SEG0–
SEG37) in any form through the mask option. This
makes design easy by increasing the degree of freedom
with which the liquid crystal panel can be designed.
Figure 4.7.7 shows an example of the relationship be-
tween the LCD segments (on the panel) and the segment
data memory (when 40H–6FH is selected) for the case of
1/3 duty.
Mask option
(segment allocation)
Fig. 4.7.7
Segment allocation
a
a'
f
f'
g'
g
e
e'
d
d'
p'
p
c'
b'
b
c
SEG10
SEG11
SEG12
Common 0
Common 1
Common 2
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......