S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-75
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Event Counter)
Table 4.10.2 shows the event counter control bits and their
addresses.
Control of event
counter
Table 4.10.2 Event counter control bits
Address
Comment
Register
D3
D2
D1
D0
Name
1
0
0F8H
0F9H
EV03
EV02
EV01
EV00
EV06
EV05
EV04
R
EV03
EV02
EV01
EV00
EV07
EV06
EV05
EV04
0
0
0
0
EV07
R
Event counter
Low order (EV00–EV03)
Event counter
High order (EV04–EV07)
0
0
0
0
0FCH
EVRST
R
–
0
–
Reset
*2
*2
0
EVRUN
0
EVRST
*5
RUN
Reset
STOP
–
Unused
Event counter RUN/STOP
Unused
Event counter reset
R
EVRUN
R/W
W
0
0
SR
*1
1
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
EV00–EV03:
Event counter Low-order
(0F8H)
The four low-order data bits of event counter are read out.
These four bits are read-only, and cannot be used for writ-
ing.
At initial reset, this counter is set to "0H".
The four high-order data bits of event counter are read out.
These four bits are read-only, and cannot be used for writ-
ing.
At initial reset, this counter is set to "0H".
EV04–EV07:
Event counter High-order
(0F9H)
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......