I-14
EPSON
S1C6S3N2 TECHNICAL HARDWARE
CHAPTER 3: CPU, ROM, RAM
3.2 ROM
The built-in ROM, a mask ROM for loading the program, has
a capacity of 2,048 steps, 12 bits each. The program area is
8 pages (0–7), each of 256 steps (00H–FFH). After initial
reset, the program beginning address is page 1, step 00H.
The interrupt vector is allocated to page 1, steps 01H–0FH.
0page
00H step
Program start address
1page
2page
3page
4page
5page
6page
7page
01H step
0FH step
10H step
FFH step
12 bits
Interrupt vector area
Fig. 3.2.1
ROM configuration
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......