S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-21
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Memory Map)
Table 4.1.1(d) I/O memory map (07CH–07FH)
Address
Comment
Register
D3
D2
D1
D0
Name
SR
*1
1
0
07CH
07DH
07EH
R12
R11
R10
P03
P02
P01
P00
SWRUN
SWRST
IOC0
R/W
R/W
R13
R12
R11
R10
0
0
0
0
High
High
High
High
Low
Low
Low
Low
P03
P02
P01
P00
High
High
High
High
Low
Low
Low
Low
TMRST
SWRUN
SWRST
IOC0
*5
*5
Reset
0
Reset
0
Clock timer reset
Stopwatch counter RUN/STOP
Stopwatch counter reset
I/O control register 0 (P00–P03)
–
–
–
–
*2
*2
*2
*2
Output port (R13, BZ)
Output port (R12, FOUT)
Output port (R11)
Output port (R10, BZ)
R13
TMRST
W
R/W
W
R/W
I/O port (P00–P03)
Output latch reset at time of SR
Reset
RUN
Reset
Output
–
STOP
–
Input
07FH
WDRST
WD2
WD1
WD0
R
WDRST
WD2
WD1
WD0
Reset
0
0
0
*5
Reset
W
Timer data
(watchdog timer 1/4 Hz)
Timer data
(watchdog timer 1/2 Hz)
Timer data
(watchdog timer 1 Hz)
Watchdog timer reset
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......