I-76
EPSON
S1C6S3N2 TECHNICAL HARDWARE
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Event Counter)
EVRST:
Event counter reset
(0FCH·D0)
This is the register for resetting event counter.
When "1" is written :
Event counter reset
When "0" is written :
No operation
Read-out :
Always "0"
When "1" is written, event counter is reset and the data
becomes "00H". When "0" is written, no operation is exe-
cuted.
This is a write-only bit, and is always "0" at read-out.
This register controls the event counter RUN/STOP status.
When "1" is written :
RUN
When "0" is written :
STOP
Read-out :
Valid
When "1" is written, the event counter enters the RUN
status and starts receiving the clock signal input.
When "0" is written, the event counter enters the STOP
status and the clock signal input is ignored. (However,
input to the input port is valid.)
At initial reset, this register is set to "0".
To prevent erroneous reading of the event counter data, read
out the counter data several times, compare it, and use the
matching data as the result.
EVRUN:
Event counter RUN/STOP
(0FCH·D2)
Programming note
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......