S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-71
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Stopwatch Counter)
SWRST:
Stopwatch counter reset
(07EH·D1)
This bit resets the stopwatch counter.
When "1" is written :
Stopwatch counter reset
When "0" is written :
No operation
Read-out :
Always "0"
The stopwatch counter is reset when "1" is written to
SWRST. When the stopwatch counter is reset in the RUN
status, operation restarts immediately. Also, in the STOP
status the reset data is maintained.
This bit is write-only, and is always "0" at read-out.
This bit controls RUN/STOP of the stopwatch counter.
When "1" is written :
RUN
When "0" is written :
STOP
Read-out :
Valid
The stopwatch counter enters the RUN status when "1" is
written to SWRUN, and the STOP status when "0" is written.
In the STOP status, the counter data is maintained until the
next RUN status or resets counter. Also, when the STOP
status changes to the RUN status, the data that was main-
tained can be used for resuming the count.
When the counter data is read out in the RUN status, cor-
rect read-out may be impossible because of the carry from
the low-order bit (SWL) to the high-order bit (SWH). This
occurs when read-out has extended over the SWL and SWH
bits when the carry occurs. To prevent this, perform read
out after entering the STOP status, and then return to the
RUN status. Also, the duration of the STOP status must be
within 976 µs (256 Hz 1/4 cycle).
At initial reset, this register is set to "0".
SWRUN:
Stopwatch counter
RUN/STOP
(07EH·D2)
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......