S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-25
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Resetting Watchdog Timer)
Table 4.2.1 lists the watchdog timer's control bits and their
addresses.
Control of
watchdog timer
Table 4.2.1 Control bits of watchdog timer
Address
Comment
Register
D3
D2
D1
D0
Name
0
07FH
WDRST
WD2
WD1
WD0
R
WDRST
WD2
WD1
WD0
0
0
0
Reset
Timer data
(watchdog timer 1/4 Hz)
Timer data
(watchdog timer 1/2 Hz)
Timer data
(watchdog timer 1 Hz)
Reset
W
Watchdog timer reset
SR
*1
1
*5
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
This is the bit for resetting the watchdog timer.
When "1" is written :
Watchdog timer is reset
When "0" is written :
No operation
Read-out :
Always "0"
When "1" is written to WDRST , the watchdog timer is reset,
and the operation restarts immediately after this. When "0"
is written to WDRST, no operation results.
This bit is dedicated for writing, and is always "0" for read-
out.
When the watchdog timer is being used, the software must
reset it within 3-second cycles, and timer data (WD0–WD2)
cannot be used for timer applications.
WDRST:
Watchdog timer reset
(07FH·D3)
Programming note
Содержание S1C6S3N2
Страница 4: ......
Страница 6: ......
Страница 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Страница 8: ......
Страница 141: ...Software Software S1C6S3N2 II Technical Software ...
Страница 142: ......
Страница 146: ......