PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
133
I2C Slave
15.4.6
Compatibility Mode Configuration
In compatibility mode, the SCL, as usual, is pulled low until the CPU responds by setting the Transmit/Receive bit and for
loading a byte in the I2C_DATA register (in case of transmit operation) even though IMO is operational.
illus-
trates the process of switching from direct clocking to sampled mode.
Figure 15-13. Direct Clocking to Sample Mode Timing
See the following notes regarding
:.
a. After, the address matches IRQ and a signal called switch_to_sample_mode are asserted asynchronously.
b. This IRQ goes as input to the sleep controller block. The sleep controller block wakes the system by clearing the sleep
bit.
c. After IMO is operational, the signal switch_to_sample_mode is registered and asserted high, indicating IMO is opera-
tional. When this registered signal becomes high, the switch_to_sample_mode signal deasserts asynchronously.
d. The state machines and other logic are put at appropriate states when switching to sample mode.
IMO
rel_switch_sample_mode
switch_to_sample_mode
IRQ
SCL
SDA
SCL is released here if buffer mode is enabled, otherwise it is
released once CPU is operational and responds by setting the
transmit/receive bit. It thenloads the I2C_DATA register with a
byte if it is a transmit operation
0
Содержание PSoC CY8CTMG20 Series
Страница 4: ...4 Contents Overview Feedback...
Страница 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Страница 54: ...54 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Interrupt Controller Feedback...
Страница 62: ...62 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C General Purpose I O GPIO Feedback...
Страница 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Страница 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Страница 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Страница 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Страница 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Страница 186: ...186 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section E Registers Feedback...
Страница 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...