![Cypress enCoRe V CY7C643 Series Скачать руководство пользователя страница 255](http://html1.mh-extra.com/html/cypress/encore-v-cy7c643-series/encore-v-cy7c643-series_technical-reference-manual_2706365255.webp)
enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
255
latency and priority
posted vs pending interrupts
register definitions
Interrupt Enables bits
interrupt modes in GPIO
interrupt table
interrupts in RAM paging
IO analog multiplexer
architecture
register definitions
IO_CFG register
IRAMDIS bit
IRESS bit
L
low voltage detect (LVD)
POR and LVD
LRB bit
LSb First bit
LVD bit
LVDTBEN bits
M
CPU core
mapping tables, registers
master function for SPI
measurement units
memory arbiter in USB
MUX_CRx register
MVI instructions in RAM paging
MVR_PP register
MVW_PP register
N
No Buzz bit
numeric naming conventions
O
One Shot bit
OSC_CR0 register
OSC_CR2 register
OUT_P1 register
Overrun bit
overviews
enCoRe V core
register tables
system resources
P
P10EN bit
P12EN bit
P16D bit
P16EN bit
Page bits
in CUR_PP register
in IDX_PP register
in MVR_PP register
in MVW_PP register
in STK_PP register
pass transistors in regulated IO
Pending Interrupt bits
PgMode bits
pin behavior during reset
pinouts
pinouts
16-pin part
32-pin part
48-pin part
48-pin OCD part
PMAx_CUR register
POR and LVD
architecture
register definitions
PORLEV bits
PORS bit
power modes
system resets
power on reset (POR)
POR and LVD
power on reset in system resets
product upgrades
programmable timer
architecture
register definitions
ProtectBlock function in SROM
protocol function for SPI
PRTxDM0 register
PRTxDM1 register
PRTxDR register
PRTxIE register
PSelect bit
PSoC core
architecture
overview
register summary
CPU core
PSSDC bits
PT_CFG register
PT_DATA1 register
PTx_DATA0 register
PTx_DATA1 register
R
RAM paging
architecture
basic paging
current page pointer