![Cypress enCoRe V CY7C643 Series Скачать руководство пользователя страница 230](http://html1.mh-extra.com/html/cypress/encore-v-cy7c643-series/encore-v-cy7c643-series_technical-reference-manual_2706365230.webp)
enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
230
1,E2h
21.4.18 OSC_CR2
Oscillator Control Register 2
This register is used to configure various features of internal clock sources and clock nets.
In the table, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
must always be written with a value of ‘0’. For additional information, refer to the
Register Definitions on page 99
in the Digital
Clocks chapter.
4
CLK48MEN
This is the 48-MHz clock enable bit.
0
Disables the 48-MHz clock.
1
Enables the 48-MHz clock.
2
EXTCLKEN
External Clock Mode Enable.
0
Disabled. Operate from internal main oscillator.
1
Enabled. Operate from the clock supplied at P1[4] based upon the TSYNC bit in
CPU_SCR1.
1
RSVD
This is a reserved bit. It should always be 0.
Individual Register Names and Addresses:
1,E2h
OSC_CR2 : 1,E2h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
Bit Name
CLK48MEN
EXTCLKEN
RSVD
Bit
Name
Description