enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
25
1,DCh
StrongP
Range[1:0]
P1_LOW_
THRS
SPICLK_ON
_P10
REG_EN
IOINT
RW : 00
INTERNAL MAIN OSCILLATOR (IMO) REGISTER
(page
)
1,E8h
Trim[7:0]
W: 00
1,FAh
Fine Trim[2:0]
RW : 00
x,FEh
IRESS
SLIM[1:O]
IRAMDIS
# : 00
1,E2h
CLK48MEN
EXTCLKEN
RSVD
RW : 00
INTERNAL LOW-SPEED OSCILLATOR (ILO) REGISTER
(page
)
1,E9h
PD_MODE
ILOFREQ
SATBIASB
Freq Trim[3:0]
RW : 18
EXTERNAL CRYSTAL OSCILLATOR (ECO) REGISTERS
1,D2h
ECO_ENBUS[2:0]
RW : 07
1,D3h
ECO_XGM[2:0]
ECO_LP[1:0]
RW : 00
1,E1h
ECO_LPM
ECO_EXW
ECO_EX
RW : 00
SLEEP AND WATCHDOG REGISTERS
0,E3h
WDSL_Clear[7:0]
W : 00
1,EBh
PSSDC[1:0]
RW : 0
1,ECh
ALT_Buzz [1:0]
I2C_ON
LSO_OFF
RW : 00
1,EDh
DBL_TAPS
T2TAP [1:0]
T1TAP [1:0]
T0TAP [1:0]
RW : 0x7F
Legend
L The and f, expr; or f, expr; and xor f, expr instructions can be used to modify this register.
x An “x” before the comma in the address field indicates that this register can be accessed or written to no matter what bank is used.
C Clearable register or bit(s).
R Read register or bit(s).
W Write register or bit(s).
Summary Table of the Core Registers
(continued)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access