![Cypress enCoRe V CY7C643 Series Скачать руководство пользователя страница 102](http://html1.mh-extra.com/html/cypress/encore-v-cy7c643-series/encore-v-cy7c643-series_technical-reference-manual_2706365102.webp)
enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
102
Digital Clocks
14.2.4
OSC_CR2 Register
The Oscillator Control Register 2 (OSC_CR2) configures
various features of internal clock sources and clock nets.
Bit 4: CLK48MEN
This is the 48-MHz clock enable bit.
'0' disables the bit and '1' enables the bit. This register set-
ting applies only when the device is
not
in OCD mode.
When in OCD mode, the 48-MHz clock is always active.
Bit 2: EXTCLKEN.
When the EXTCLKEN bit is set, the external clock becomes
the source for the internal clock tree, SYSCLK, which drives
most device clocking functions. All external and internal sig-
nals, including the low-speed oscillator, are synchronized to
this clock source. The external clock input operates from the
clock supplied at P1[4]. When using this input, the pin drive
mode must be set to High-Z (not High-Z Analog), such as
drive mode 11b with the PRT1DR bit 4 set high.
Bit 1: RSVD
This is a reserved bit. It should always be 0.
For additional information, refer to the
.
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,E2h
CLK48MEN
EXTCLKEN
RSVD
RW : 00