enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
254
history
overview
Drive Mode 0 bits
Drive Mode 1 bits
E
Enable bit
ENABLE bits
in MUX_CRx registers
in SPI_CR register
ENSWINT bit
EP0_CNT register
EP0_CR register
EP0_DRx register
EPx_CNT1 register
EraseAll function in SROM
EraseBlock function in SROM
EXTCLKEN bit
external digital clock
external reset
F
Flash
memory organization
Freq Trim bits for ILO_TR
full-speed USB
architecture
memory arbiter
register definitions
suspend mode
USB SIE
USB SRAM
G
general purpose IO
analog and digital input
architecture
block interrupts
data bypass
digital IO
drive modes
interrupt modes
port 1 distinctions
register definitions
GIE bit
GIES bit
GPIO bit
in INT_CLR0 register
in INT_MSK0 register
GPIO block interrupts
See
general purpose IO
H
development kits
support
upgrades
I
I2C bit
in INT_CLR0 register
in INT_MSK0 register
I2C slave
application overview
architecture
basic data transfer
basic IO timing
clock generation timing
operation
register definitions
stall timing
status timing
I2C_CFG register
I2C_DR register
I2C_SCR register
IDX_PP register
See
internal low speed oscillator
IMO_TR register
IMO_TR1 register
internal main oscillator
IMODIS bit
index memory page pointer in RAM paging
INNx bits
INPx bits
1-byte instructions
2-byte instructions
3-byte instructions
instruction set summary
Int Sel bit
INT_CLR0 register
INT_MSK0 register
INT_SW_EN register
INT_VC register
internal low speed oscillator
32 kHz clock selection
architecture
in digital clocks
register definitions
internal M8C registers
internal main oscillator
architecture
in digital clocks
register definitions
interrupt controller
application overview
architecture
interrupt table