enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
119
System Resets
Figure 16-4. Key Signals During POR and XRES
IMO PD
IMO (not to scale)
CPU Reset
POR
(IPOR followed by PPOR): Reset while POR is high (IMO off), then 511(+)
cycles (IMO on), and then the CPU reset is released.
XRES
is the same, with N=8.
CLK32
Reset
Sleep Timer
0
0
1
511
N=512
(Follows POR / XRES)
IMO PD
IMO (not to scale)
CPU Reset
PPOR
(with no IPOR): Reset while PPOR is high and to the end of the next 32K
cycle (IMO off); 1 cycle IMO on before the CPU reset is released. Note that at the
3V level, PPOR tends to be brief because the reset clears the POR range register
(VLT_CR) back to the default 2.4V setting.
CLK32
PPOR
Sleep Timer
0
1
2
Reset
IPOR
PPOR
IMO PD
IMO (not to scale)
CPU Reset
XRES
: Reset while XRES is high (IMO off), then 7(+) cycles (IMO on), and then the
CPU reset is released.
CLK32
Reset
Sleep Timer
1
2
7
8
XRES
0