![Cypress enCoRe V CY7C643 Series Скачать руководство пользователя страница 187](http://html1.mh-extra.com/html/cypress/encore-v-cy7c643-series/encore-v-cy7c643-series_technical-reference-manual_2706365187.webp)
enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
187
0,CAh
21.3.24 I2C_ADDR
I
2
C Slave Address Register
This register holds the slave’s 7-bit address.
When hardware address compare mode is not enabled in the
register, this register is not in use. In the table, note
that the reserved bit is a grayed table cell and not described in the bit description section. Always write reserved bits with a
value of ‘0’. For additional information, refer to the
Register Definitions on page 106
in the I2C Slave chapter.
6:0
Slave Address[6:0]
These seven bits hold the slave’s own device address.
Individual Register Names and Addresses:
0,CAh
0,D0h
I2C_ADDR : 0,CAh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Slave Address[6:0]
Bit
Name
Description