Debug
ARM DDI 0500D
Copyright © 2013-2014 ARM. All rights reserved.
11-7
ID021414
Non-Confidential
MDCCSR_EL0
RO
-
32
Monitor Debug Comms Channel Status Register
DBGDTR_EL0
RW
-
64
Debug Data Transfer Register, half-duplex
DBGDTRTX_EL0
WO
-
32
Debug Data Transfer Register, Transmit, Internal View
DBGDTRRX_EL0
RO
-
32
Debug Data Transfer Register, Receive, Internal View
DBGVCR32_EL2
RW
-
32
Debug Vector Catch Register
MDRAR_EL1
RO
a
64
Debug ROM Address Register
OSLAR_EL1
WO
-
32
Debug OS Lock Access Register
OSLSR_EL1
RO
0x0000000A
32
Debug OS Lock Status Register
OSDLR_EL1
RW
0x00000000
32
Debug OS Double Lock Register
DBGPRCR_EL1
RW
-
32
Debug Power/Reset Control Register
DBGCLAIMSET_EL1
RW
0x000000FF
32
Debug Claim Tag Set Register
DBGCLAIMCLR_EL1
RW
0x00000000
32
Debug Claim Tag Clear Register
DBGAUTHSTATUS_EL1
RO
-
32
Debug Authentication Status Register
a. Resets to the physical address of the ROM table +3.
Table 11-3 AArch64 debug register summary (continued)
Name
Type
Reset
Width
Description