Cross Trigger
ARM DDI 0500D
Copyright © 2013-2014 ARM. All rights reserved.
14-14
ID021414
Non-Confidential
Figure 14-8 CTIPIDR4 bit assignments
Table 14-13
shows the CTIPIDR4 bit assignments.
CTIPIDR4 can be accessed through the internal memory-mapped interface and the external
debug interface, offset
0xFD0
.
Peripheral Identification Register 5-7
No information is held in the Peripheral ID5, Peripheral ID6, and Peripheral ID7 Registers.
They are reserved for future use and are
RES
0.
14.5.4
Component Identification Registers
There are four read-only Component Identification Registers, Component ID0 through
Component ID3.
Table 14-14
shows these registers.
The Component ID registers are:
•
Component Identification Register 0
.
•
Component Identification Register 1
on page 14-15
.
•
Component Identification Register 2
on page 14-16
.
•
Component Identification Register 3
on page 14-17
.
Component Identification Register 0
The CTICIDR0 characteristics are:
Purpose
Provides information to identify a CTI component.
RES
0
31
0
3
4
DES_2
7
8
Size
Table 14-13 CTIPIDR4 bit assignments
Bits
Name
Function
[31:8]
-
Reserved,
RES
0.
[7:4]
Size
0x0
Size of the component. Log2 the number of 4KB pages from the start of the component to the end
of the component ID registers.
[3:0]
DES_2
0x4
ARM Limited. This is the least significant nibble JEP106 continuation code.
Table 14-14 Summary of the Component Identification Registers
Register
Value
Offset
Component ID0
0x0D
0xFF0
Component ID1
0x90
0xFF4
Component ID2
0x05
0xFF8
Component ID3
0xB1
0xFFC