Chapter 7: Register Descriptions
7–7
Altera-Defined Vendor Specific Extended Capability (VSEC)
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
Table 7–13
defines the
JTAG Silicon ID
registers.
Table 7–14
defines the
User Device or Board Type ID
register.
Table 7–15
defines the fields of the
CvP Status
register. This register allows software
to monitor the CvP status signals.
Table 7–16
defines the fields of the CvP Mode Control register which provides global
control of the CvP operation.
Table 7–13. JTAG Silicon ID
Bits
Register Description
Value
Access
[127:96]
JTAG Silicon ID DW3
TBD
RO
[95:64]
JTAG Silicon ID DW2
TBD
RO
[63:32]
JTAG Silicon ID DW1
TBD
RO
[31:0]
JTAG Silicon ID DW0
- This is the JTAG Silicon ID that CvP programming
software reads to determine to that the correct SRAM object file (
.sof
) is being
used.
TBD
RO
Table 7–14. User Device or Board Type ID
Bits
Register Description
Value
Access
[15:0]
Configurable device or board type ID to specify to CvP the correct
.sof
. Variable
RO
Table 7–15. CvP Status
Bits
Register Description
Reset Value
Access
[15:10]
Reserved.
0x00
RO
[9]
PLD_CORE_READY
. From FPGA fabric. This status bit is provided for debug.
Variable
RO
[8]
PLD_CLK_IN_USE
. From clock switch module to fabric. This status bit is
provided for debug.
Variable
RO
[7]
CVP_CONFIG_DONE
. Indicates that the FPGA control block has completed the
device configuration via CvP and there were no errors.
Variable
RO
[6]
CVP_HF_RATE_SEL
. Indicates if the FPGA control block interface to the Arria V
GZ hard IP for PCI Express is operating half the normal frequency–62.5MHz,
instead of full rate of 125MHz
Variable
RO
[5]
USERMODE
. Indicates if the configurable FPGA fabric is in user mode.
Variable
RO
[4]
CVP_EN
. Indicates if the FPGA control block has enabled CvP mode.
Variable
RO
[3]
CVP_CONFIG_ERROR
. Reflects the value of this signal from the FPGA control
block, checked by software to determine if there was an error during
configuration
Variable
RO
[2]
CVP_CONFIG_READY – reflects the value of this signal from the FPGA control
block, checked by software during programming algorithm
Variable
RO
[1]
Reserved.
—
—
[0]
Reserved.
—
—