Chapter 15: Hard IP Reconfiguration and Transceiver Reconfiguration
15–3
Hard IP Reconfiguration Interface
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
5
Extended TAG field supported.
b’0
,
Device Capability
register
8:6
Endpoint L0s acceptable latency. The following encodings
are defined:
b’000 – Maximum of 64 ns.
b’001 – Maximum of 128 ns.
b’010 – Maximum of 256 ns.
b’011 – Maximum of 512 ns.
b’100 – Maximum of 1 µs.
b’101 – Maximum of 2 µs.
b’110 – Maximum of 4 µs.
b’111– No limit.
b’000
,
Device Capability
register
11:9
Endpoint L1 acceptable latency. The following encodings
are defined:
b’000 – Maximum of 1 µs.
b’001 – Maximum of 2 µs.
b’010 – Maximum of 4 µs.
b’011 – Maximum of 8 µs.
b’100 – Maximum of 16 µs.
b’101 – Maximum of 32 µs.
b’110 – Maximum of 64 µs.
b’111 – No limit.
b’000
,
Device Capability
register
14:12
These bits record the presence or absence of the
attention and power indicators.
b’000
,
Slot Capability register
[0]: Attention button present on the device.
[1]: Attention indicator present for an endpoint.
[2]: Power indicator present for an endpoint.
0x91
15
Role-Based error reporting. (Available in
PCI Express
Base Specification Revision 1.1
compliant Cores only.)In
1.1 compliant cores, this bit should be set to 1.
b’1
,
Correctable Error Mask
register
0x92
1:0
Slot Power Limit Scale.
b’00
,
Slot Capability register
Table 15–1. Dynamically Reconfigurable Registers in the Hard IP Implementation (Part 3 of 8)
Address
Bits
Description
Default
Value
Additional Information