15–2
Chapter 15: Hard IP Reconfiguration and Transceiver Reconfiguration
Hard IP Reconfiguration Interface
Arria V GZ Hard IP for PCI Express
November 2012
Altera Corporation
0x8B
7:0
15:8
Revision ID.
0x01
,
Class code[7:0].
—
,
0x8C
15:0
Class code[23:8].
—
0x8D 15:0
Subsystem
vendor
ID.
0x1172
0x8E
15:0
Subsystem device ID.
0x0001
0x8F
Reserved.
—
0x90
0
Advanced Error Reporting.
b’0
3:1
Low Priority VC (LPVC).0
b’000
7:4
VC arbitration capabilities.
b’00001
15:8
Reject Snoop Transaction.
b’00000000
2:0
Max payload size supported. The following are the
defined encodings:
b’010
,
Device Capability
register
000: 128 bytes max payload size.
001: 256 bytes max payload size.
010: 512 bytes max payload size.
011: 1024 bytes max payload size.
100: 2048 bytes max payload size.
101: 4096 bytes max payload size.
110: Reserved.
111: Reserved.
3
Surprise Down error reporting capabilities.
b’0
,
Link Capability register
(Available in
PCI Express Base Specification Revision 1.1
compliant Cores, only.)
Downstream Port
. This bit must be set to 1 if the
component supports the optional capability of detecting
and reporting a Surprise Down error condition.
0x91
Upstream Port
. For upstream ports and components
that do not support this optional capability, this bit must
be hardwired to 0.
4
Data Link Layer active reporting capabilities.
b’0
,
Link Capability register
(Available in
P CI Express Base Specification Revision 1.1
compliant Cores, only.)
Downstream Port: This bit must be set to 1 if the
component supports the optional capability of reporting
the DL_Active state of the Data Link Control and
Management state machine.
Upstream Port: For upstream ports and components that
do not support this optional capability, this bit must be
hardwired to 0.
Table 15–1. Dynamically Reconfigurable Registers in the Hard IP Implementation (Part 2 of 8)
Address
Bits
Description
Default
Value
Additional Information