8–2
Chapter 8: Reset and Clocks
Reset
Arria V GZ Hard IP for PCI Express
November 2012
Altera Corporation
Figure 8–1. Reset Controller in Arria V GZ Devices
Example Design
al
t
pcie_dev_hip_as
t
_hw
t
cl.v
al
t
pcied_
<dev>
_hw
t
cl.sv
Transceiver Hard
Reset Logic/Soft Reset
Controller
Configuration Space
Sticky Registers
Datapath State
Machines of
Hard IP Core
SERDES
Configuration Space
Non-Sticky Registers
r
ese
t
_s
t
a
t
us
pld_clk
pin_perst
npor
refclk
srst
crst
l2_exit
hotrst_exit
dlup_exit
pld_clk_inuse
Ha
r
d IP fo
r
PCI Exp
r
ess
fixed_clk
(100 or 125 MHz)
reconfig_xcvr_clk
mgmt_rst_reset
reconfig_busy
Transceiver
Reconfiguration
Controller
reconfig_xcvr_clk
reconfig_busy
reconfig_xcvr_rst
pcie_reconfig_
driver_0
al
t
pcie_
<dev>
_hip_256_pipen1b.v
al
t
pcie_
r
s_se
r
des.v
coreclkout_hip
co
r
eclkou
t
_hip
t
op.v
tx_digitalrst
rx_analogrst
rx_digitalrst
rx_freqlock
rx_signaldetect
rx_pll_locked
pll_locked
tx_cal_busy
rx_cal_busy
Chaining
DMA
(APPs)
r
econfig_clk
mgm
t
_
r
s
t
_
r
ese
t