7–4
Chapter 7: Register Descriptions
Configuration Space Register Content
Arria V GZ Hard IP for PCI Express
November 2012
Altera Corporation
describes the Power Management Capability structure.
describes the PCI Express AER Extended Capability structure.
0x070
MSI-X Pending Bit Array (PBA) Offset
Note to
(1) Refer to
for a comprehensive list of correspondences between the Configuration Space registers and the
Table 7–5. MSI-X Capability Structure, Rev3.0 Spec: MSI-X Capability Structures
Byte Offset
31:24
23:16
15:8
7:3
2:0
Table 7–6. Power Management Capability Structure, Rev3.0 Spec
Byte Offset
31:24
23:16
15:8
7:0
0x078
Capabilities Register
Next Cap PTR
Cap ID
0x07C
Data
PM Control/Status
Bridge Extensions
Power Management Status & Control
Note to
(1) Refer to
for a comprehensive list of correspondences between the Configuration Space registers and the
Table 7–7. PCI Express AER Capability Structure, Rev3.0 Spec: AER Capability
Byte Offset
31:24
23:16
15:8
7:0
0x800
PCI Express Enhanced Capability Header
0x804
Uncorrectable Error Status Register
0x808
Uncorrectable Error Mask Register
0x80C
Uncorrectable Error Severity Register
0x810
Correctable Error Status Register
0x814
Correctable Error Mask Register
0x818
Advanced Error Capabilities and Control Register
0x81C
Header Log Register
0x82C
Root Error Command
0x830
Root Error Status
0x834
Error Source Identification Register
Correctable Error Source ID Register
Note to
(1) Refer to
for a comprehensive list of correspondences between the Configuration Space registers and the