
TC32306FTG
2015-10-01
67
6.10.13 h’15 Monitor Settings2
Table 6-68 Register (h’15)
D7
D6
D5
D4
D3
D2
D1
D0
Name
-
MONI3_
SEL2
MONI3_
SEL1
MONI3_
SEL0
-
MONI4_
SEL2
MONI4_
SEL1
MONI4_
SEL0
Initial
0
0
0
0
0
0
0
0
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
[D7]
Set to “0” surely.
[D6:D4]MONI3_SEL2..0 [DET_TMONI3 Pin Output]
When to select User Test (h'10[D3]USER_TEST = "1" and/or MODE1 pin = ”H”), these settings are valid.
[D6]
MONI3_SEL2
[D5]
MONI3_SEL1
[D4]
MONI3_SEL0
Signal Name
Description
0
0
0
BRF_out
Bit Rate Filter output signal
0
0
1
BRF_in
Bit Rate Filter input signal
0
1
0
Data_compREF
Data Comparator Reference voltage
0
1
1
DRSSI_out
RSSI output voltage (After the digital to
analog conversion)
1
0
0
Noise _out
Noise detection output voltage
1
0
1
Peak_out
Peak hold voltage of Peak Hold Circuit
1
1
0
-
Low level output
1
1
1
-
Low level output
[D3]
Set to “0” surely.
[D2:D0]MONI4_SEL2..0 [DET_TMONI4 Pin Output]
When to select User Test (h'10[D3]USER_TEST = "1" and/or MODE1 pin = ”H”), these settings are valid.
[D2]
MONI4_SEL2
[D1]
MONI4_SEL1
[D0]
MONI4_SEL0
Signal Name
Description
0
0
0
Data_compREF
Data Comparator Reference voltage
0
0
1
BRF_in
Bit Rate Filter input signal
0
1
0
BRF_out
Bit Rate Filter output signal
0
1
1
DRSSI_out
RSSI output voltage (After the digital to
analog conversion)
1
0
0
Noise _out
Noise detection output voltage
1
0
1
Peak_out
Peak hold voltage of Peak Hold Circuit
1
1
0
-
Low level output
1
1
1
-
Low level output