
TC32306FTG
2015-10-01
54
6.10 Register Overview & Description
Available register’s addresses in SPI Mode are "h’09-h’23", and these in EEPROM Mode are "h’0A-h’1C".
Table 6-52 Available Register Addresses
Address
Type
Name
In
EEPROM
Mode
Code
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
h'09
0
0
0
0
1
0
0
1
R / W
Software Reset
-
h'0A
0
0
0
0
1
0
1
0
R / W
General Settings
○
h'0B
0
0
0
0
1
0
1
1
R / W
Local Frequency Settings 1
○
h'0C
0
0
0
0
1
1
0
0
R / W
Local Frequency Settings 2
○
h'0D
0
0
0
0
1
1
0
1
R / W
Delay & Drive Settings
○
h'0E
0
0
0
0
1
1
1
0
R / W
LNA, IF Filter, BRF Settings
○
h'0F
0
0
0
0
1
1
1
1
R / W
RX Function Settings 1
○
h'10
0
0
0
1
0
0
0
0
R / W
RX Function Settings 2
○
h'11
0
0
0
1
0
0
0
1
R / W
Charge2 Threshold Setting
○
h'12
0
0
0
1
0
0
1
0
R / W
TX Deviation Setting
○
h'13
0
0
0
1
0
0
1
1
R / W
TX PA Settings
○
h'14
0
0
0
1
0
1
0
0
R / W
Monitor Settings1
○
h'15
0
0
0
1
0
1
0
1
R / W
Monitor Settings2
○
h'16
0
0
0
1
0
1
1
0
R / W
RSSI Threshold Setting
○
h'17
0
0
0
1
0
1
1
1
R / W
Preamble Detector Setting 1
○
h'18
0
0
0
1
1
0
0
0
R / W
Preamble Detector Settings 2
○
h'19
0
0
0
1
1
0
0
1
R / W
Noise Detector Threshold Setting
○
h'1A
0
0
0
1
1
0
1
0
R / W
Signal Detector Settings
○
h'1B
0
0
0
1
1
0
1
1
R / W
Comparator Settings
○
h'1C
0
0
0
1
1
1
0
0
R / W
Peak Hold Settings
○
h'1D
0
0
0
1
1
1
0
1
R / W
AutoOff Type B Setting
-
h'1E
0
0
0
1
1
1
1
0
R
Signal Detect and Lock Detect Monitors
-
h'1F
0
0
0
1
1
1
1
1
R
Peak Hold Level Monitor
-
h'20
0
0
1
0
0
0
0
0
R
Data Comparator Monitor 1
-
h'21
0
0
1
0
0
0
0
1
R
Data Comparator Monitor 2
-
h'22
0
0
1
0
0
0
1
0
R
RSSI Level Monitor
-
h'23
0
0
1
0
0
0
1
1
R
Noise Signal Level Monitor
-
Notice:
- “
○
”: accessible register’s addresses in EEPROM Mode
- R / W: Read and Write Register
- R: Read only Register