TC32306FTG
2015-10-01
62
[D5]IFBW [IF Filter Bandwidth]
[D5]IFBW
IF Filter Bandwidth
IF Frequency
0
320kHz
230kHz
1
270kHz
280kHz
Change IF Frequency depends on IF Filter Bandwidth.
[D4:D1]BRF_Bit3..0 [Bit Rate Filter Cutoff Frequency]
For details, see Table 6-25.
[D0]
Set to “0” surely.
6.10.7 h’0F RX Function Settings 1
Table 6-62 Register (h’0F)
D7
D6
D5
D4
D3
D2
D1
D0
Name
Drssi_en
Preamble_
en
Ndet_en
Hdet_en
Dataout_
cnt_en
Digital_en
Det_reset_n
NIR_L2
Initial
0
0
0
0
0
1
1
1
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
[D7]Drssi_en [RSSI Detection]
0: Disable / 1: Enable
[D6]Preamble_en [Preamble Detection]
0: Disable / 1: Enable
[D5]Ndet_en [Noise Detection]
0: Disable / 1: Enable
[D4] Hdet_en [High Frequency Detector]
In Delay Detection (h'10[D0]Sel_Det = "0"), this register setting is valid.
0: Disable / 1: Enable
[D3]Dataout_cnt_en [DATA_IO Control]
0: Disable / 1: Enable
[D2]Digital_en [Digital Block Control]
Digital Block (Detctor, LPF(ASK), LPF(FSK), BRF, Data COMP) Control
0: Disable / 1: Enable
[D1]Det_reset_n [Detection Reset (RSSI Detection / Noise Detection / Preamble Detection)]
0: Detection Reset (Auto resume)
1: Reset is released
Notice:
These detections are reset after writing all the registers in this address.
The function is resumed automatically at the rising edge of CS signal after setting this register.
TC32306FTG always outputs previous input value of the register whichever the auto resume or not,
(If this register is written to "0", the register outputs "0", after that auto resume.)