Multicore Fixed and Floating-Point System-on-Chip
Copyright 2012 Texas Instruments Incorporated
Device Overview
49
SPRS689D—March 2012
TMS320C6670
HyperLink
MCMRXN0
T2
I
Serial HyperLink receive data (4 links)
MCMRXP0
R2
I
MCMRXN1
P1
I
MCMRXP1
R1
I
MCMRXN2
L1
I
MCMRXP2
M1
I
MCMRXN3
N2
I
MCMRXP3
M2
I
MCMTXN0
T5
O
Serial HyperLink transmit data (4 links)
MCMTXP0
R5
O
MCMTXN1
R4
O
MCMTXP1
P4
O
MCMTXN2
L4
O
MCMTXP2
M4
O
MCMTXN3
M5
O
MCMTXP3
N5
O
MCMRXFLCLK
V3
O
Down
Serial HyperLink sideband signals
MCMRXFLDAT
W3
O
Down
MCMTXFLCLK
Y1
I
Down
MCMTXFLDAT
Y2
I
Down
MCMRXPMCLK
AA3
I
Down
MCMRXPMDAT
Y3
I
Down
MCMTXPMCLK
AA2
O
Down
MCMTXPMDAT
AA1
O
Down
MCMREFCLKOUTP
V2
O
HyperLink reference clock output for daisy chain connection
MCMREFCLKOUTN
V1
O
I
2
C
SCL
AC17
IOZ
I
2
C clock
SDA
AD17
IOZ
I
2
C data
JTAG
TCK
AD29
I
Up
JTAG clock input
TDI
AD28
I
Up
JTAG data input
TDO
AC27
OZ
Up
JTAG data output
TMS
AC26
I
Up
JTAG test mode input
TRST
AD26
I
Down
JTAG reset
MDIO
MDIO
AG16
IOZ
Up
MDIO data
MDCLK
AF16
O
Down
MDIO clock
Table 2-15
Terminal Functions — Signals and Control by Function (Part 9 of 12)
Signal Name
Ball No.
Type IPD/IPU
Description
Summary of Contents for TMS320C6670
Page 225: ......