Multicore Fixed and Floating-Point System-on-Chip
Copyright 2012 Texas Instruments Incorporated
TMS320C6670 Peripheral Information and Electrical Specifications
181
SPRS689D—March 2012
TMS320C6670
Note—
Some of the PKTDMA based-peripherals require multiple master IDs. Queue Manager Packet DMA
is assigned with 88, 89, 90, 91, but only 88-89 are actually used. For Queue Manager port, 56, 57, 58, 59 are
assigned while only 1 (56) is actually used. For AIF2, 64, 65, 66, 67, 68, 69, 70, 71 are assigned while only 4
(64-67) are actually used. There are two master ID values are assigned for the Queue Manager_second
master port, one master ID for external linking RAM and the other one for the PDSP/MCDM accesses.
54 SRIO_M
55
HyperLink
56 to 59
Queue Manager
60 to 63
Reserved
64 to 71
AIF2
72 to 85
Reserved
86
Reserved
87
Reserved
88 to 91
Queue Manager packet DMA
92 to 93
Packet Coprocessor
94
TAC
95 Reserved
96 to 127
TE_SS
128
Tracer_L2_0
(2)
129
Tracer_L2_1
130
Tracer_L2_2
131
Tracer_L2_3
132
Reserved
133
Reserved
134
Reserved
135
Reserved
136
Tracer_MSMC0
137
Tracer_MSMC1
138
Tracer_MSMC2
139
Tracer_MSMC3
140
Tracer_DDR
141
Tracer_SM
142
Tracer_QM_P
143
Tracer_QM_M
144
Tracer_CFG
145
Tracer_RAC
146
Tracer_RAC_CFG
147
Tracer_TAC
End of Table 7-50
1 The master ID for MSMC is for the transactions initiated by MSMC internally and sent to the DDR.
2 All Traces are set to the same master ID and bit 7 of the master ID needs to be 1.
Table 7-50
Master ID Settings (Part 3 of 3)
Master ID
C6670
Summary of Contents for TMS320C6670
Page 225: ......