改訂履歴
85
JAJU324B – March 2015 – Revised July 2017
翻訳版
—
最新の英語版資料
http://www-s.ti.com/sc/techlit/TIDU832
Copyright © 2015–2017, Texas Instruments Incorporated
Revision History
改
改訂
訂履
履歴
歴
資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。
Revision A (April 2015)
か
から
ら
Revision B
に
に変
変更
更
...............................................................................................................
Page
•
CDCE913
を「
」セクションに 追加
.................................................................................................
•
特長のリストを「スタート・オブ・フレーム
(SOF)
検出のハードウェア・サポートにより、
IEEE 1588 PTP
を実装可能」から「クロック・シン
セサイザを使用してシステム・クロックを生成し、ジッタと、クロックからの位相シフトを低減」に 変更
...................................
•
表紙の基板の画像で図を 変更
............................................................................................................
•
表紙のブロック図で図を 変更
..............................................................................................................
•
location of content from
TI Design Overview
section to
変更
...............................................
•
title of
Design Features
section to
and moved under
変更
.................
•
new section hierarchy (
) to house
,
, and
追加
..............................................
•
location of
to under
変更
.........................................................................
•
to updated block diagram
変更
....................................................................................................
•
location of
,
, and
to under
変更
........................................................
•
new section
追加
..............................................................................................
•
location of
Circuit Design and Component Selection
to under
変更
....................................
•
number of MAC interface symbols for GMII from 24 to 25
変更
...................................................................
•
to updated title
DP83867 RGMII Design Rules on TIDA-00204 PCB
and updated the listed rules and distances
変更
.............................................................................................................................................
•
to updated schematic
変更
.......................................................................................................
•
detail on clock option to sync all clocks using a clock distribution network for
DP83867IR Input Clock Selection
追加
...
•
detail on clock option to sync all clocks using a clock distribution network for
追加
............
•
to updated figure from
CDCE913 Clock Distribution Circuit Example
to
Crystal Phase Shift Diagram
変更
.........
•
listed advantage of "Smaller component area used for clocking" to "High accurate clocking with minimum frequency and
phase shift"
変更
.........................................................................................................................
•
listed advantage of "Possibility to enable spread spectrum (SSC)" to "Smaller component area used for clocking"
変更
•
to updated image
変更
...........................................................................................................
•
追加
.................................................................................................................................
•
to updated image
変更
...........................................................................................................
•
追加
.................................................................................................................................
•
details about using the ping command during ping testing
追加
..................................................................
•
all embedded images from
. Schematics have been updated; download the most recent from TI.com
削除
.
•
BOM table from
. BOM has been updated; download the most recent version from TI.com
削除
.........
•
all embedded images from
. Layer plot files have been updated; download the most recent from TI.com
削除
.............................................................................................................................................
•
to updated image
変更
...........................................................................................................
•
to updated image
変更
...........................................................................................................
•
reference for
High-Speed Interface Layout Guidelines
追加
.......................................................................
2015
年
年
3
月
月発
発行
行の
のも
もの
のか
から
ら更
更新
新
...............................................................................................................................................
Page
•
プレビュー・ページから 変更
...............................................................................................................