Test Results
75
JAJU324B – March 2015 – Revised July 2017
翻訳版
—
最新の英語版資料
http://www-s.ti.com/sc/techlit/TIDU832
Copyright © 2015–2017, Texas Instruments Incorporated
EMI/EMC
規格準拠、産業用温度範囲のデュアルポート・ギガビット・イーサネットの
リファレンス・デザイン
図
図
69. IEC61000-4-5 ±2-kV Surge: Packet Error Analysis, Console Printout on Gigabit Ethernet Port 1
Additional tests were done with a modified board that did not have a TVS diode between the PHY and
transformer. During ±1-kV surge (as per IEC61800-3), no significant changes were observed with or
without TVS diode. However, at ±2-kV (exceeding the level required by IEC61800-3), the packet error
losses significantly increase by a factor of 10. Therefore, if higher surge immunity is desired the TVS diode
is recommend to be populated between the PHY and the transformer as per the TIDA-00204 schematics.
The TVS diode between the transformer and the RJ45 connector on ETH1 (port 1) was an initial test
option and not needed. It is marked DNP (not fitted) on the TIDA-00204 schematics.