LCD CONTROLLER
S3C2416X RISC MICROPROCESSOR
21-34
8.1.3 Video Main Control 0 Register (Continued)
VIDCON0
Bit
Description
Initial State
CLKVALUP
[12]
Select CLKVAL_F Update timing control
0 = Always
1 = Start of a frame (Only once per frame)
0
CLKVAL_F
[11:6] Determine the rates of VCLK.
VCLK = (HCLK or LCD video Clock) / [1] ( CLKVAL
≥
1 )
0
VCLKEN
[5]
VCLK Enable Control
0 = Disable
1 = Enable
0
CLKDIR
[4]
Select the clock source as direct or divide using CLKVAL_F register.
0 = Direct clock (frequency of VCLK = frequency of Clock source)
1 = Divided using CLKVAL_F
0
CLKSEL_F
[3:2]
Select the Video Clock source
00 = HCLK
01 = LCD video Clock (from SYSCON EPLL)
10 = Reserved
11 = Reserved
0
ENVID
[1:0]
Video output and the LCD logics enable/disable control.
00 = Disable video signals and logics immediately.
01 = Reserved.
10 = Disable video signals and logics at the end of current frame.
11 = Enable video output and logics.
Note : If set to ‘10b’ in the middle of displaying current frame, the value of
ENVID is still ‘11b’. However, the LCD functions are disabled at the end of
current frame and the value is changed to ‘10b’.
0
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...