S3C2416X RISC MICROPROCESSOR
xxv
List of Tables
Table Title
Page
Number
Number
1-1
400-Pin FBGA Pin Assignments
−
Pin Number Order (1/4)........................................1-7
1-1
400-Pin FBGA Pin Assignments
−
Pin Number Order (2/4)........................................1-8
1-1
400-Pin FBGA Pin Assignments
−
Pin Number Order (3/4)........................................1-9
1-1
400-Pin FBGA Pin Assignments – Pin Number Order (4/4)........................................1-10
1-2
S3C2416 400-Pin FBGA Pin Assignments..................................................................1-11
1-3
I/O Cell Types and Descriptions ..................................................................................1-23
1-4
S3C2416 Signal Descriptions......................................................................................1-24
1-5
S3C2416 Operation Mode Description........................................................................1-31
1-6
Base Address of Special Registers .............................................................................1-33
1-7
S3C2416 Special Registers.........................................................................................1-34
2-1
Registers & GPIO Status in RESET (R: reset, S: sustain previous value)..................2-5
2-2
Clock source selection for the main PLL and clock generation logic ..........................2-6
2-3
Clock Source Selection for the EPLL ..........................................................................2-7
2-4
PLL & Clock Generator Condition ...............................................................................2-7
2-5
Clock Division Ratio of MPLL Region..........................................................................2-10
2-6
ESYSCLK Control........................................................................................................2-12
2-7
The Status of PLL and ARMCLK After Wake-up.........................................................2-19
2-8
Power Saving Mode Entering/Exiting Condition..........................................................2-20
2-9
System Controller Address Map..................................................................................2-21
8-1
DMA request sources for each channel ......................................................................8-2
10-1
S3C2416 Port Configuration (Sheet 1)........................................................................10-2
13-1
RTC Register summary ...............................................................................................13-7
14-1
Example of nRTS signal change by FIFO Spare size
(In case of Reception Case in UART A)......................................................................14-4
14-2
Interrupts in Connection with FIFO..............................................................................14-6
14-3
Clock, EPLL Speed Guide...........................................................................................14-11
14-4
Recommended Value Table of DIVSLOTn Register...................................................14-23
15-1
OHCI Registers for USB Host Controller.....................................................................15-2
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...