HSMMC CONTROLLER
S3C2416X RISC MICROPROCESSOR
20-66
Name
Bit
Description
Initial Value
PWRSYNC [3]
SD OP Power Sync Support with SD Card
This field is used to enable input CMD and DAT referencing
SD Bus Power bit in the “PWRCON register”, when being set.
0 = No Sync, no switch input enable signal (Command, Data)
1 = Sync, control input enable signal (Command, Data)
0
[2]
Reserved
0
ENCLKOUTMSKCON [1]
SDCLK output clock masking when Card Insert cleared
This field when High is used not to stop SDCLK when No
Card state.
0 = Disable
1 = Enable
0
HWINITFIN [0]
SD Host Controller Hardware Initialization Finish
0 = Not Finish
1 = Finish
0
NOTES:
1. Ensure to always set SDCLK Hold Enable (EnSCHold) if the card does not support Read Wait to guarantee for Receive
data not overwritten to the internal FIFO memory.
2. CMD_wo_DAT issue is prohibited during READ transfer when SDCLK Hold Enable is set
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...