S3C2416X RISC MICROPROCESSOR
MOBILE DRAM CONTROLLER
6-11
3.6 MOBILE DRAM (EXTENDED ) MODE REGISTER SET REGISTER
Register
Address
R/W
Description
Reset Value
BANKCON3 0x4800000C R/W
Mobile
DRAM (E)MRS Register
0x8000_0003
3.6.1 mSDRAM / mDDR
PnBANKCON
Bit
Description
Initial State
BA
[31:30] Bank address for EMRS
10b
Reserved
[29:23] Should be ‘0’
0000000b
DS [22:21]
DS(Driver
Strength) for EMRS
00b
Reserved
[20:19] Should be ‘0’
00b
PASR [18:16]
PASR(Partial
Array
Self Refresh) for EMRS
000b
BA
[15:14] Bank address for MRS
0b
Reserved
[15:7] Should be ‘0’
000000000b
CAS Latency
[6:4]
CAS Latency for MRS
00 = Reserved
01 = 1-clock
10 = 2-clock
11 = 3-clock
000b
Burst Type
[3]
DRAM Burst Type (Read Only)
Only support sequential burst type.
0b
Burst Length
[2:0]
DRAM Burst Length (Read Only)
This value is determined internally.
011b
NOTE:
Bit[15:0] is used for MRS command cycle, and Bit[31:16] is for EMRS command cycle. You can program this register
as memory type you are using. Each 16-bit exactly map the (E)MRS register bit location. Refer to memory data sheet.
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...