S3C2416X RISC MICROPROCESSOR
USB2.0 DEVICE
16-17
8.10 EP0 CONTROL REGISTER (EP0CR)
EP0 control register is used for the control of endpoint 0. Controls such as enabling ep0 related interrupts and
toggle controls can be handled by EP0 control register.
Register
Address
R/W
Description
Reset Value
EP0CR
0x4980_0028
R/W EP0 control register
0x0
EP0CR
Bit
R/W
Description
Initial State
[31:2]
−
Reserved
ESS
[1]
R/W Endpoint Stall Set
ESS is set by MCU when it intends to send STALL
handshake to Host.
This bit is cleared when the MCU writes 0 on it.
ESS is needed to be set 0 after MCU writes 1 on it.
0
TZLS
[0]
R/W Tx Zero Length Set.
TZLS is set by MCU when it intends to send Tx zero length
data to Host.
TZLS is useful for core Test.
TZLS can be managed when Tx Test Enable (TTE) bit is
set.
This bit is cleared when the MCU writes 0 on it
0
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...