![Samsung S3C2416 User Manual Download Page 366](http://html.mh-extra.com/html/samsung/s3c2416/s3c2416_user-manual_340824366.webp)
USB2.0 DEVICE
S3C2416X RISC MICROPROCESSOR
16-20
ESR
Bit
R/W
Description
Initial State
PSIF
[3:2]
R
Packet Status In FIFO.
00 = No packet in FIFO
01 = One packet in FIFO
10 = Two packet in FIFO
11 = Invalid value
0
TPS
[1]
R/C Tx Packet Success
TPS is used for Single or Dual transfer mode.
TPS is activated when one packet data in FIFO was
successfully transferred to Host and received ACK from
Host.
This bit should be cleared by writing 1 on it after being read
by the MCU.
0
RPS
[0]
R
Rx Packet Success.
RPS is used for Single or Dual transfer mode.
RPS is activated when the FIFO has a packet data to
receive. RPS is automatically cleared when MCU reads all
packets (one or two) from FIFO. MCU can identify the
packet size through byte read count register (BRCR).
0
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...