DMA CONTROLLER
S3C2416X RISC MICROPROCESSOR
8-6
3.1.4 Transfer
Size
•
There are two different transfer sizes; single and Burst 4.
•
DMA holds the bus firmly during the transfer of these chunk of data, thus other bus masters can not get the
bus.
3.1.5 Burst 4 Transfer Size
4 sequential Reads and 4 sequential Writes are performed in the Burst 4 Transfer.
NOTE
Single Transfer size: One read and one write are performed.
XSCLK
XnXDREQ
XnXDACK
Read Read Read
Write Write Write
Read Write
3 cycles
Double
synch
Figure 8-3. Burst 4 Transfer size
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...