USB2.0 DEVICE
S3C2416X RISC MICROPROCESSOR
16-32
8.26 AHB MASTER(DMA) OPERATION FLOW CHART
8.26.1 A. OUT Transfer Operation Flow
Total Transfer Counter in USB core is Zero?
USB Core receives OUT data from HOST PC and transfers to Memory.
AHB Master IF Registers (Unit Counter, Total Transfer Counter,
Control) are set in initial state or Interrupt service routine.
AHB Master IF Registers are to be set after MCU reads all data packets
from USB OUT FIFO to operate a AHB Master operation after interrupt
service mode.
Master Interface transfers data from OUT FIFO in USB core to Memory
AHB Master Operation is ended and Interrupt mode is On.
Figure 17-3. OUT Transfer Operation Flow
Summary of Contents for S3C2416
Page 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Page 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Page 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Page 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Page 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Page 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Page 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Page 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Page 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Page 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Page 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...