M16C/62P Group (M16C/62P, M16C/62PT)
23. Electrical Characteristics
Rev.2.41
Jan 10, 2006
Page 322 of 390
REJ09B0185-0241
Figure 23.5
Timing Diagram (3)
Memory Expansion Mode, Microprocessor Mode
(
Effective for setting with wait
)
BCLK
HOLD input
HLDA input
·
Measuring conditions :
·
V
CC1
=V
CC2
=5V
·
Input timing voltage : Determined with V
IL
=1.0V, V
IH
=4.0V
·
Output timing voltage : Determined with V
OL
=2.5V, V
OH
=2.5V
P0, P1, P2,
P3, P4,
P5_0 to P5_2
(1)
(
Common to setting with wait and setting without wait
)
NOTES:
1. These pins are set to high-impedance regardless of the input level of the
BYTE pin, PM06 bit in PM0 register and PM11 bit in PM1 register.
t
h(BCLK
−
HOLD)
t
su(HOLD
−
BCLK)
t
d(BCLK
−
HLDA)
t
d(BCLK
−
HLDA)
Hi
−
Z
RDY input
t
su(RDY
−
BCLK)
t
h(BCLK
−
RDY)
RD
BCLK
(Separate bus)
(Multiplexed bus)
WR, WRL, WRH
RD
(Separate bus)
WR, WRL, WRH
(Multiplexed bus)
V
CC1
=V
CC2
=5V
http://www.xinpian.net
提供单片机解密、IC解密、芯片解密业务
010-62245566 13810019655