Part I: PCM-049/phyCORE-OMAP44xx System on Module
phyCORE-OMAP44xx
66
©
PHYTEC Messtechnik GmbH
2012
L-760e_1
1.11.3 High-Definition Multimedia Interface (HDMI)
The High-definition multimedia interface (HDMI) of the phyCORE-OMAP44xx module is compliant to HDMI 1.3,
HDCP 1.2 and DVI 1.0. It supports a maximum pixel clock of 148.5 MHz for a resolution of up to 1920 x 1080 @
60 MHz. Please refer to the OMAP44xx Reference Manual for more information.
Pin #
Signal
I/O
SL
Description
X1C34
X_HDMI_HPD
I
1.8 V
HDMI display hot plug detect
X1D34
X_HDMI_CEC
I/O
1.8 V / VCC_1V8_IO
HDMI consumer electronic
control
X1C35
X_HDMI_DDC_SCL
I/O
1.8 V / VCC_1V8_IO
HDMI display data channel clock
(open drain)
X1D35
X_HDMI_DDC_SDA
I/O
1.8 V / VCC_1V8_IO
HDMI display data channel data
(open drain)
X1C37
X_HDMI_DATA0X
O
HDMI
HDMI display data 0 differential
positive or negative
1
1.
Can be configured by setting the appropriate control register. Please refer to the OMAP44xx Reference manual for more information.
X1C38
X_HDMI_DATA0Y
O
HDMI
HDMI display data 0 differential
positive or negative
1
X1D37
X_HDMI_DATA1X
O
HDMI
HDMI display data 1 differential
positive or negative
1
X1D38
X_HDMI_DATA1Y
O
HDMI
HDMI display data 1 differential
positive or negative
1
X1D39
X_HDMI_DATA2X
O
HDMI
HDMI display data 2 differential
positive or negative
1
X1D40
X_HDMI_DATA2Y
O
HDMI
HDMI display data 2 differential
positive or negative
1
X1C39
X_HDMI_CLOCKX
O
HDMI
HDMI display clock differential
positive or negative
1
X1C40
X_HDMI_CLOCKY
O
HDMI
HDMI display clock differential
positive or negative
1
Table 32:
HDMI Signal Location