Part I: PCM-049/phyCORE-OMAP44xx System on Module
phyCORE-OMAP44xx
24
©
PHYTEC Messtechnik GmbH
2012
L-760e_1
12C
X_UART3_RS232_CTS
I
RS-232
Serial clear to send UART 3
13C
X_UART3_RS232_RTS
O
RS-232
Serial request to send UART 3
14C
X_UART2_CTS
I
1.8 V
Serial clear to send UART2
15C
X_UART2_RTS
O
VCC_1V8_IO
Serial request to send UART2
16C
GND
-
-
Ground 0V
17C
X_USBC1_ICUSB_DP
I/O
USB
Interchip USB host data plus
18C
X_USBC1_ICUSB_DM
I/O
USB
Interchip USB host data minus
19C
X_USB_OTG_DP
I/O
USB
USB OTG data plus
20C
X_USB_OTG_DM
I/O
USB
USB OTG data minus
21C
GND
-
-
Ground 0V
22C
X_PMIC_USB_OTG_ID
I/O
USB
USB OTG connector identification
signal
23C
X_PMIC_USB_OTG_VBUS
I
USB
USB OTG VBUS detection input
24C
X
O
VCC_3V3_S
Ethernet transmit positive output
25C
X_ETH_TX-
O
VCC_3V3_S
Ethernet transmit negative output
26C
GND
-
-
Ground 0V
27C
X_ETH_SPEED
O
VCC_3V3_S
Ethernet Speed Indicator
(open drain)
28C
X_JTAG_TDO
O
VCC_1V8_IO
JTAG test data output
29C
X_JTAG_TMS
I/O
1.8 V / VCC_1V8_IO JTAG test mode select
30C
X_JTAG_TCK
I
1.8 V
JTAG test clock input
31C
GND
-
-
Ground 0V
32C
X_JTAG_TDI
I
1.8 V
JTAG test data input
33C
X_DPM_EMU1
I/O
1.8 V / VCC_1V8_IO Debug pin manager pin 1
34C
X_HDMI_HPD
I
1.8 V
HDMI display hot plug detect
35C
X_HDMI_DDC_SCL
I/O
1.8 V / VCC_1V8_IO HDMI display data channel clock
(open drain)
36C
GND
-
-
Ground 0V
37C
X_HDMI_DATA0X
O
HDMI
HDMI display data 0 differential
positive or negative
1
38C
X_HDMI_DATA0Y
O
HDMI
HDMI display data 0 differential
positive or negative
1
39C
X_HDMI_CLOCKX
O
HDMI
HDMI display clock differential
positive or negative
1
Pin Row X1C
Pin #
Signal
I/O
SL
Description
Table 4:
Pin-out of the phyCORE-Connector X1, Row C