phyCORE-OMAP44xx
Part II: PCM-959/phyCORE-OMAP44xx Carrier Board
L-760e_1 © PHYTEC Messtechnik GmbH 2012
131
To avoid mismatch of different voltage levels the signal level (SL) shown in the table must be taken into account
when connecting external devices to these pins.
Signal
Pin #
I/O
SL
Description
X_CSI21_DX0
X5C18
I
CSI
GPI 67, or CSI2-A (CSI21) differen-
tial clock positive input
X_CSI21_DY0
X5C19
I
CSI
GPI 68, or CSI2-A (CSI21) differen-
tial clock negative input
X_CSI21_DX1
X5C20
I
CSI
GPI 69, or CSI2-A (CSI21) differen-
tial data lane positive input 1
X_CSI21_DY1
X5C21
I
CSI
GPI 70, or CSI2-A (CSI21)differen-
tial data lane negative input 1
X_CSI21_DX2
X5C22
I
CSI
GPI 71, or CSI2-A (CSI21) differen-
tial data lane positive input 2
X_CSI21_DY2
X5C23
I
1.8 V/CSI
GPI 72, or CSI2-A (CSI21) differen-
tial data lane negative input 2
X_UART1_TX
X5C35
I/O
1.8 V
GPIO 129, or UART1 transmit
X_UART1_RX
X5C36
I/O
1.8 V
GPIO 128, or UART1 receive
X_SDMMC1_DAT4
X5D1
I/O
VCC_MMC1
GPIO 106, or SD/MMC1 Data 4
X_SDMMC1_DAT5
X5D2
I/O
VCC_MMC1
GPIO 107, or SD/MMC1 Data 5
X_SDMMC1_DAT6
X5D3
I/O
VCC_MMC1
GPIO 108, or SD/MMC1 Data 6
X_SDMMC1_DAT7
X5D4
I/O
VCC_MMC1
GPIO 109, or SD/MMC1 Data 7
X_USBC1_ICUSB_DP
X5D12
I/O
USB
GPIO 98, or USBC1 data plus
X_USBC1_ICUSB_DM
X5D13
I/O
USB
GPIO 99, or USBC1 data minus
X_USBB1_OC_GPIO_120
X5D35
I
1.8 V
GPIO 120, or USB Host overcurrent
signal input
Table 62:
Signals freely available as GPIO