phyCORE-OMAP44xx
Part I: PCM-049/phyCORE-OMAP44xx System on Module
L-760e_1 © PHYTEC Messtechnik GmbH 2012
65
1.11.2 MIPI Display Serial Interface (DSI)
The phyCORE-OMAP44xx provides a MIPI® display serial interface (DSI1) module, which connects to a DSI
display module directly or through an external DSI bridge like the Toshiba TC358764/65 DSI2LVDS (D2L) bridge
chip. DSI is a protocol based bidirectional differential serial interface. The phyCORE-OMAP44xx provides up to
4 data lanes with a maximum data rate of 824 Mbps and one clock lane.
Pin #
Signal
I/O
SL
Description
X1C46
X_DSI1_DX0
O
DSI
DSI1 display lane 0 differential
positive or negative
1
1.
Can be configured by setting the appropriate control register. Please refer to the OMAP44xx Reference manual for more information.
X1C47
X_DSI1_DY0
O
DSI
DSI1 display lane 0 differential
positive or negative
1
X1D46
X_DSI1_DX1
O
DSI
DSI1 display lane 1 differential
positive or negative
1
X1D47
X_DSI1_DY1
O
DSI
DSI1 display lane 1 differential
positive or negative
1
X1C48
X_DSI1_DX2
O
DSI
DSI1 display lane 2 differential
positive or negative
1
X1C49
X_DSI1_DY2
O
DSI
DSI1 display lane 2 differential
positive or negative
1
X1D48
X_DSI1_DX3
O
DSI
DSI1 display lane 3 differential
positive or negative
1
X1D49
X_DSI1_DY3
O
DSI
DSI1 display lane 3 differential
positive or negative
1
X1C51
X_DSI1_DX4
O
DSI
DSI1 display lane 4 differential
positive or negative
1
X1C52
X_DSI1_DY4
O
DSI
DSI1 display lane 4 differential
positive or negative
1
Table 31:
DSI Signal Location