52
CHAPTER 3 CPU ARCHITECTURE
Address
Special-Function Register (SFR) Name
Symbol
R/W
Manipulatable Bit Unit
After Reset
1 bit
8 bits
16 bits
FF00H
Port 0
P0
R/W
—
00H
FF01H
Port 1
P1
R
—
—
FF02H
Port 2
P2
R/W
Note
—
FF03H
Port 3
P3
—
FF04H
Port 4
P4
R/W
—
FF05H
Port 5
P5
—
FF06H
Port 6
P6
—
FF08H
Port 8
P8
—
FF09H
Port 9
P9
—
FF0AH
8-bit compare register 1
CR1
—
—
FF0BH
8-bit compare register 2
CR2
—
—
FF0CH
8-bit compare register 3
CR3
—
—
FF0DH
8-bit counter 1
TM1
R
—
—
FF0EH
8-bit counter 2
TM2
—
—
FF0FH
8-bit counter 3
TM3
—
—
FF10H
Capture register 00
CR00
—
—
0000H
FF11H
FF12H
Capture register 01
CR01
—
—
FF13H
FF14H
Capture register 02
CR02
—
—
FF15H
FF16H
16-bit timer register
TM0
—
—
FF17H
FF18H
Serial I/O shift register
SIO
R/W
—
—
00H
FF19H
Transmit shift register
TXS
W
—
—
FFH
Receive buffer register
RXB
R
—
—
FFH
FF1BH
A/D conversion result register
ADCR1
R
—
—
00H
Note When PM2 and PM3 are set to 00H, read operation is enabled. Moreover, when PM2 and PM3 are set to
FFH, these ports go into a high-impedance state.
Table 3-5. Special Function Register List (1/3)
Summary of Contents for mPD780973 Series
Page 2: ...2 MEMO ...
Page 66: ...66 MEMO ...
Page 98: ...98 MEMO ...
Page 138: ...138 MEMO ...
Page 164: ...164 MEMO ...
Page 182: ...182 MEMO ...
Page 204: ...204 MEMO ...
Page 244: ...244 MEMO ...
Page 262: ...262 MEMO ...
Page 278: ...278 MEMO ...
Page 290: ...290 MEMO ...