18
LIST OF FIGURES (2/4)
Figure No.
Title
Page
7-7.
CR0m Capture Operation with Rising Edge Specified .....................................................................
107
7-8.
Timing of Pulse Width Measurement Operation by Free-Running Counter
(with Both Edges Specified) ..............................................................................................................
108
7-9.
16-Bit Timer Register Start Timing ....................................................................................................
109
7-10.
Capture Register Data Retention Timing ..........................................................................................
109
8-1.
Timer 1 (TM1) Block Diagram ...........................................................................................................
111
8-2.
Timer Clock Select Register 1 (TCL1) Format ..................................................................................
113
8-3.
8-Bit Timer Mode Control Register 1 (TMC1) Format .......................................................................
114
8-4.
Interval Timer Operation Timings ......................................................................................................
115
8-5.
Timer 1 Start Timing ..........................................................................................................................
118
8-6.
Timing after Compare Register Change during Timer Count Operation ...........................................
118
9-1.
Timer 2 (TM2) Block Diagram ...........................................................................................................
119
9-2.
Timer 3 (TM3) Block Diagram ...........................................................................................................
120
9-3.
Timer Clock Select Register 2 (TCL2) Format ..................................................................................
122
9-4.
Timer Clock Select Register 3 (TCL3) Format ..................................................................................
123
9-5.
8-Bit Timer Mode Control Register n (TMCn) Format .......................................................................
124
9-6.
Interval Timer Operation Timings ......................................................................................................
125
9-7.
External Event Counter Operation Timings (with Rising Edge Specified) ........................................
128
9-8.
PWM Output Operation Timing .........................................................................................................
130
9-9.
Timing of Operation by Change of CRn ............................................................................................
131
9-10.
Timer n Start Timing ..........................................................................................................................
132
9-11.
Timing after Compare Register Change during Timer Count Operation ...........................................
132
10-1.
Watch Timer Block Diagram .............................................................................................................
133
10-2.
Watch Timer Mode Control Register (WTM) Format ........................................................................
135
10-3.
Operation Timing of Watch Timer/Interval Timer ...............................................................................
137
11-1.
Watchdog Timer Block Diagram .......................................................................................................
139
11-2.
Watchdog Timer Clock Select Register (WDCS) Format ..................................................................
141
11-3.
Watchdog Timer Mode Register (WDTM) Format ............................................................................
142
12-1.
Clock Output Control Circuit Block Diagram .....................................................................................
145
12-2.
Clock Output Selection Register (CKS) Format ................................................................................
146
12-3.
Port Mode Register 6 (PM6) Format .................................................................................................
147
12-4.
Remote Control Output Application Example ...................................................................................
148
13-1.
A/D Converter Block Diagram ...........................................................................................................
149
13-2.
Power-Fail Detection Function Block Diagram .................................................................................
150
13-3.
A/D Converter Mode Register (ADM1) Format .................................................................................
152
13-4.
Analog Input Channel Specification Register (ADS1) Format ..........................................................
153
13-5.
Power-Fail Compare Mode Register (PFM) Format .........................................................................
154
13-6.
Basic Operation of 8-Bit A/D Converter ............................................................................................
156
13-7.
Relation between Analog Input Voltage and A/D Conversion Result ................................................
157
Summary of Contents for mPD780973 Series
Page 2: ...2 MEMO ...
Page 66: ...66 MEMO ...
Page 98: ...98 MEMO ...
Page 138: ...138 MEMO ...
Page 164: ...164 MEMO ...
Page 182: ...182 MEMO ...
Page 204: ...204 MEMO ...
Page 244: ...244 MEMO ...
Page 262: ...262 MEMO ...
Page 278: ...278 MEMO ...
Page 290: ...290 MEMO ...