![Maxim Integrated MAX32660 User Manual Download Page 46](http://html1.mh-extra.com/html/maxim-integrated/max32660/max32660_user-manual_1744484046.webp)
MAX32660 User Guide
Maxim Integrated
Page 46 of 195
Function Control Register 0
FCR_REG0
[0x0000]
Bits
Name
Access
Reset Description
23
i2c1_scl_filter_en
R/W
0
I2C1 SCL Filter Enable
0: Filter disabled
1: Filter enabled
22
i2c1_sda_filter_en
R/W
0
I2C1 SDA Filter Enable
0: Filter disabled
1: Filter enabled
21
i2c0_scl_filter_en
R/W
0
I2C0 SCL Filter Enable
0: Filter disabled
1: Filter enabled
20
i2c0_sda_filter_en
R/W
0
I2C0 SDA Filter Enable
0: Filter disabled
1: Filter enabled
19:0
-
R/W
-
Reserved for Future Use
Do not modify this field.
4.14
Power Supply Monitoring
MAX32660
has a power monitor that monitors the external supply voltages during operation. The following power supplies
are monitored:
•
V
CORE
(VCORE) Supply Voltage, CPU Core
•
V
DD
(VDD) Supply Voltage
Each of these supplies has a dedicated power monitor setting in the Power Sequencer Low Power Voltage Control Register,
. When the corresponding power monitor is enabled, the input voltage pin is constantly monitored. If the
voltage drops below the trigger threshold, all registers and peripherals in that power domain are reset. This improves
reliability and safety by guarding against a low voltage condition corrupting the contents of the registers and the device
state. Disabling a power monitor risks data corruption of internal registers and corruption of the device state should the
input voltage drop below the safe minimum value.
V
CORE
has a power fail monitor. When enabled, if the power supply drops below the power fail reset voltage the entire
device goes into a Power-On Reset.
Refer to the MAX32660 datasheet for the trigger threshold value and power fail reset voltage. When the power supply
monitor is tripped, a Power Fail Warning Interrupt is triggered.
4.15
Power Sequencer Registers
The PWRSEQ base peripheral address is 0x4000 6800. Refer to
Table 3-1: APB Peripheral Base Address Map
addresses of all APB mapped peripherals.
Table 4-31: Power Sequencer Low Power Control Registers, Offsets, Access and Descriptions
Offset
Register Name
Access
Reset
Description
[0x0000]
R/W
POR
Low Power Voltage Control Register
[0x0004]
R/W
POR
Low Power Mode Wakeup Flags for GPIO0
[0x0008]
R/W
POR
GPIO0 Wakeup Enable
[0x0040]
R/W
POR
RAM Shut Down Control