36
ECP5 and ECP5-5G sysCLOCK
PLL/DLL Design and Usage Guide
Figure 32. ECP5 and ECP5-5G PLL Phase Configuration Tab
Table 19. Tab 2, PLL Phase Settings, Clarity Designer GUI
User Parameters
Description
Range
Default
Corresponding
HDL Attribute
CLKOP
Desired Phase*1
(Based on Fre-
quency)
100 MHz
CLKOP_CPHASE,
CLKOP_FPHASE
Actual Phase (read only)
—
—
CLKOS
Desired Phase*1
(Based on Fre-
quency)
100 MHz
CLKOS_CPHASE,
CLKOS_FPHASE
Actual Phase (read only)
—
—
CLKOS2
Desired Phase*1
(Based on Fre-
quency)
100 MHz
CLKOS2_CPHASE,
CLKOS2_FPHASE
Actual Phase (read only)
—
—
CLKOS3
Desired Phase*1
(Based on Fre-
quency)
100 MHz
CLKOS3_CPHASE,
CLKOS3_FPHASE
Actual Phase (read only)
—
—
1. Phase is now a calculated value based on frequency parameters, which gives finer phase resolution.