34
ECP5 and ECP5-5G sysCLOCK
PLL/DLL Design and Usage Guide
Figure 31. ECP5 and ECP5-5G PLL Frequency Configuration Tab
Table 18. Page 1, PLL Frequency Settings, Clarity Designer GUI
User Parameters
Description
Range
Default
Corresponding
HDL Attribute
CLKI
Frequency Input
10 – 400 MHz
100 MHz
FREQUENCY_PIN
_CLKI
Refclk Divider –
Read Only
Shows the reference clock divider value
—
—
CLKI_DI
V
Enable High Band-
width
Sets the PLL to high bandwidth mode
ON / OFF
OFF
CLKFB
Feedback mode
CLKOP, CLKOS,
CLKOS2, CLKOS3,
INT_OP, INT_OS,
INT_OS2,
INT_OS3, User-
Clock
CLKOP
FEEDBK_PATH
Feedback Divider (read only)
1 – 128
1
CLKFB_DI
V